

# CPE 233 Software Assignment 4

**Arrays in Assembly** 

Report by:

Ethan Vosburg (evosburg@calpoly.edu)
Mateo Vang (mkvang@calpoly.edu)

# **Table of Contents**

| 1 | Flow Charts                             | 3  |
|---|-----------------------------------------|----|
|   | <b>1.1</b> Fibonacci Addition Flowchart | 3  |
|   | <b>1.2</b> Array Sorting Flowchart      | 4  |
| 2 | Assembly Instructions                   | 6  |
|   | <b>2.1</b> Fibonacci Addition Listing   | 6  |
|   | <b>2.2</b> Array Sorting Listing        | 7  |
| 3 | RARS Verification                       | 9  |
|   | <b>3.1</b> Fibonacci Verification       | 9  |
|   | <b>3.2</b> Array Sorting Verification   | 10 |

## **1 Flow Charts**

## 1.1 Fibonacci Addition Flowchart



Figure 1: Creating and Manipulating a Fibonacci Sequence Flowchart

## **1.2 Array Sorting Flowchart**



Figure 2: Array Sorting Flow Chart



Figure 3: Swapping Two Values Sub-process Flow Chart

## 2 Assembly Instructions

#### 2.1 Fibonacci Addition Listing

```
# file: SW4-FibonacciAddition.asm
  # brief: Assembly code for generateing the Fibonacci sequence and then
₃ # adding values.
 #
4
 # This file contains the assembly code for generating the first 25 Fibonacci
 # numbers and then adding every other number to each other and then writing
  # the output to the LEDs.
8
  # author: Mateo Vang
  # date: 02-03-2024
11
  .data
12
      ARRAY: .word 0 # 0x6000
          .word 1 \# 0x6004
14
          .space 92 # 92 bytes = 23 words
15
16
17
  .text
18
      li t0, 0
19
      li t6, 92 # conditional change to 92 when submitting
      la s0, ARRAY # Fn-2 Address
21
      la s1, ARRAY # Fn-1 Address
22
      li s2, 0x11000020 # LEDs address
23
                      bge t0, t6, EndCreate
      CreateFibo:
25
              lw t3, 0(s0) # Fn-2 Pointer
26
              lw t4, 4(s1) # Fn-1 Pointer
27
              add t5, t3, t4 # creates the next number in the Fibonacci sequence
              addi s0, s0, 4 # increments to the next Fn-2
              addi s1, s1, 4 # increments to the next Fn-1
30
              sw t5, 4(s0) # stores Fn into the next address of the array
31
              addi t0, t0, 4 # increments to the next word address
32
33
34
      EndCreate: # Now we get ready to subtract the Fibo numbers and store them in
35
      LEDs
36
           li t6, 100 # conditional change to 100 when submitting
37
38
           # resetting our address pointers
39
           sub s0, s0, t6
40
           addi s0, s0, 8 # s0 points to Fn-3 initialized to 0
41
           sub s1, s1, t6
           addi s1, s1, 20 # s1 points to Fn initialized t0 12
43
44
45
      SubFibo: bge t0, t6, end
46
           lw t3, 0(s0) # Fn-3 Pointer
47
           lw t4, 0(s1) # Fn Pointer
48
```

```
sub t5, t4, t3 # creates the next value to store in LEDs
addi s0, s0, 4 # increments to the next Fn-3
addi s1, s1, 4 # increments to the next Fn
sw t5, 0(s2) # stores our value into the LEDs
addi t0, t0, 4

j SubFibo

end: nop
```

Listing 1: Assembly Code for the Fibonacci Sequence in Figure 1

#### 2.2 Array Sorting Listing

```
1 # file: SW4-ArraySorting.asm
 # brief: Assembly code for sorting an array.
3
 # This file contains the assembly code for sorting an array of 10 32-bit
 # unsigned numbers. The sorting algorithm that was implemented in this
  # project is bubble sort.
  # author: Ethan Vosburg
  # date: 02-03-2024
  .data
11
  sortArray:
12
      # Create space in an array for 10 32-bit unsigned numbers
      .space 40
14
15
  .text
16
      # Initialize registers
17
              t0, 0
                                   # Counter for loops
      li
18
      li
              t1, 0
                                  # Counter for bubble sort
19
                                  # Condition for finishing switch read
      li.
              t2, 40
20
              t3, 36
                                 # Condition for Bubble sort pass
      li
      lui
              s0, 0x11000
                                 # Load io address
22
              s1, sortArray
                                 # Load array address
23
24
  readSwitches:
      # Read in switches from 0x11000000
26
              t0, t2, endLoad # Check if loading from switches is done
      bge
27
      lw
              t6, 0(s0)
                                   # Read the switches in to a t6 temporary
28
              t6, 0(s1)
                                   # Store the switch value in sortArray
      SW
      addi
              s1, s1, 4
                                  # Iterate to the next address
30
              t0, t0, 4
      addi
                                   # Iterate the loop variable
31
              readSwitches
32
33
  endLoad:
34
      li
              t0, 4
                                   # Reset counter for loop
35
36
37
  bubbleBegin:
      bgeu
              t0, t2, bubbleEnd
                                   # Check if bubble sort is done
38
      la
              s1, sortArray
                                   # Reset array address for next pass
39
              t1, 0
                                   # Reset the pass counter
      li
```

```
passBegin:
              t1, t3, passDone
t4, 0(s1)
                                    # Check is the current pass is done
      bgeu
43
                                    # Load j
      lw
44
      1 w
              t5, 4(s1)
                                  # Load j + 1
45
              t4, t5, noSwap
      bleu
                                  # If the left number is greater, swap
      # Swap the values
47
              t5, 0(s1)
      SW
48
              t4, 4(s1)
      SW
49
50
  noSwap:
51
      addi
              s1, s1, 4
                                  # Iterate the index counter
52
      addi
              t1, t1, 4
                                   # Iterate index count
53
              passBegin
54
55
  passDone:
56
      addi
              t0, t0, 4
                                   # Iterate pass count
57
               bubbleBegin
58
  bubbleEnd:
59
60
                                    # Counter for loops
      li
              t0, 0
61
               s1, sortArray
                                  # Reset array address for write-out
62
63
  writeSwitches:
64
      # Wtite to the switches at 0x11000020
              t0, t2, endWrite # Check is writing out switches is done
      bge
66
      lw
              t6, 0(s1)
                                   # Read Read the switch value in sortArray
67
                              # Read Read the switch value # Write to the switches
              t6, 0x20(s0)
      SW
                                  # Iterate to the next address
      addi
              s1, s1, 4
      addi
              t0, t0, 4
                                  # Iterate the loop variable
70
              writeSwitches
71
  endWrite:
  # Program Done
```

Listing 2: Assembly Code for Array Sorting in Figure 2

## **3 RARS Verification**

#### 3.1 Fibonacci Verification

The test cases below demonstrate the code correctly computes the first 25 numbers of the Fibonacci Sequence.

Figure 4: Flow Chart 1 Fibonacci Sequence Verification



The test cases below demonstrate the code performs the desired outputs.

**Table 1: Flow Chart 1 Test Cases** 

| Fn-Fn-3 | Decimal Equation | My Calculations | RARS Outputs |  |
|---------|------------------|-----------------|--------------|--|
| F3-F1   | 2-0              | 0x2             | 0x2          |  |
| F5-F2   | 5-1              | 0x4             | 0x4          |  |
| F24-F21 | 46368-10946      | 0x8A5E          | 0x8A5E       |  |

- 1. Test case 1 shows the first result to be outputted to the LEDs
- 2. Test case 2 shows that the program doesn't repeat the same result.
- 3. Test case 3 shows that the program stops once no item exists 3 spots away.

#### 3.2 Array Sorting Verification

#### Figure 5: Test Case 1: Opposite Sequential

| Address    | Value (+0) | Value (+4) | Value (+8) | Value (+c)  | Value (+10) | Value (+14) | Value (+18) | Value (+1c) |
|------------|------------|------------|------------|-------------|-------------|-------------|-------------|-------------|
| 0×00006000 |            |            |            | 0×000000006 |             | 0×00000004  |             |             |
|            |            |            |            |             |             |             |             |             |
| 0x00006020 | 0x00000001 | 0×00000000 | 0x00000000 | 0×00000000  | 0x00000000  | 0x00000000  | 0x00000000  | 0x00000000  |
|            |            |            |            |             |             |             |             |             |
| Address    | Value (+0) | Value (+4) | Value (+8) | Value (+c)  | Value (+10) | Value (+14) | Value (+18) | Value (+1c) |
| 0x00006000 | 0×00000000 | 0x00000001 | 0x00000002 | 0x00000003  | 0x00000004  | 0x00000005  | 0×00000006  | 0×00000007  |
| 0x00006020 | 0×00000008 | 0×00000009 | 0×00000000 | 0×00000000  | 0×00000000  | 0×00000000  | 0×00000000  | 0×00000000  |

Figure 6: Test Case 2: Random Numbers

| Address    | Value (+0) | Value (+4) | Value (+8) | Value (+c) | Value (+10) | Value (+14) | Value (+18) | Value (+1c) |
|------------|------------|------------|------------|------------|-------------|-------------|-------------|-------------|
| 0x00006000 | 0x00000009 | 0×00000007 | 0x00000008 | 0x00000005 | 0x00000006  | 0x00000003  | 0x00000004  | 0x00000001  |
| 0x00006020 | 0x00000002 | 0×00000000 | 0×00000000 | 0×00000000 | 0x00000000  | 0x00000000  | 0×00000000  | 0x00000000  |
|            |            |            |            | $\sqrt{}$  |             |             |             |             |
|            |            |            |            | <b>~</b>   |             |             |             |             |
| Address    | Value (+0) | Value (+4) | Value (+8) | Value (+c) | Value (+10) | Value (+14) | Value (+18) | Value (+1c) |

Figure 7: Test Case 3: Already Ordered



Figure 8: Test Case 4: Minimum Memory Number and Maximum Memory Number



Figure 9: Test Case 5: All Bits Shifted



The test cases above demonstrate the code produces the desired outputs.

- 1. Test case 1 shows values decreasing to show a worst-case scenario where no numbers are already in order.
- 2. Test case 2 shows numbers that are randomly in order and not in order.
- 3. Test case 3 shows numbers that are already to verify that they will not be placed out of order.
- 4. Test case 4 shows the minimum possible values of the memory array and the maximum possible values of the memory array.
- 5. Test case 5 shows alternating bits to ensure that all bits are cycled at least once without any errors.